Please use this identifier to cite or link to this item: http://hdl.handle.net/20.500.11889/4376
DC FieldValueLanguage
dc.contributor.authorAbu Issa, Abdallatif-
dc.date.accessioned2017-03-04T08:58:40Z-
dc.date.available2017-03-04T08:58:40Z-
dc.date.issued2009-
dc.identifier.urihttp://hdl.handle.net/20.500.11889/4376-
dc.description.abstractTesting of digital VLSI circuits entails m VLSI CIRCUITS any challenges as a consequence of rapid emiconductor manufacturing technology and the unprecedented levels of BIST. The results obtained while scanning in reduction in average power consumption. The BS-LFSR is to reduce peak power in scan-based BIST is presented. Finally, a technique that aims to significantly increase the fault coverage in test-peran BIST, while keeping the test-application time short, is proposed. The results obtained show a significant improvement in fault coverage and test application time compared with other techniques. growth of design complexity and the gigahertz range of operating frequencies. These challenges include keeping the average and peak power dissipation and test application time within acceptable limits. This dissertation proposes techniques to addresses these challenges during test. The first proposed technique, called bit-swapping LFSR (BS-LFSR), uses new observations concerning the output sequence of an LFSR to design a low-transition test-pattern-generator (TPG) for test-per-clock built-in self-test (BIST) to achieve reduction in the overall switching activity in the circuit-under-test (CUT). The obtained results show up to 28% power reduction for the proposed design, and up-to 63% when it is combined with another established technique. The proposed BS-LFSR is then extended for use in test-per-scan test vectors show up to 60% is then extended further to act as a multi-degree smoother for test patterns generated by conventional LFSRs before applying them to the CUT. Experimental results show up to 55% reduction in average power. Another technique that aim The new technique uses a two-phase scan-chain ordering algorithm to reduce average and peak power in scan and capture cycles. Experimental results show up to 65% and 55% reduction in average and peak power, respectively. Finally, a technique that aims to significantly increase the fault coverage in test-perscan BIST, while keeping the test-application time short, is proposed. The results obtained show a significant improvement in fault coverage and test application time compared with other techniquesen_US
dc.language.isoen_USen_US
dc.subjectIntegrated circuits - Very large scale integration - Design and construction - Data processingen_US
dc.subjectIntegrated circuits - Very large scale integration - Testing - Data processingen_US
dc.subjectDigital integrated circuits - Testing - Data processingen_US
dc.subjectSemiconductors - Design and constructionen_US
dc.titleLow Power High Fault Coverage Test Techniques for Digital VLSI Circuitsen_US
dc.typeArticleen_US
newfileds.departmentEngineering and TechnologyEngineering and Technologyen_US
newfileds.item-access-typeopen_accessen_US
newfileds.thesis-prognoneen_US
newfileds.general-subjectnoneen_US
item.grantfulltextopen-
item.fulltextWith Fulltext-
item.languageiso639-1other-
Appears in Collections:Fulltext Publications
Files in This Item:
File Description SizeFormat
Abuissa09PhD.pdf1.55 MBAdobe PDFView/Open
Show simple item record

Page view(s)

117
Last Week
0
Last month
2
checked on Apr 14, 2024

Download(s)

41
checked on Apr 14, 2024

Google ScholarTM

Check


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.